



## DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING

#### 2x2 DRAM ARRAY USING 3T-1D CELL

Prof. Sunitha M S
Associative
Professor
E&C department
PES University
Bengaluru

Amogh Inamdar PES1201701645

Abhay Manjunath Naik

PES1201701494







- To build a 2x2 array of memory using 3T-1D cell.
- Peripherals include precharge circuit, decoder.
- Read and write operation are performed.
- Designed and simulated using LTSpice.







- derived form of 3T cell.
- uses the gated diode instead of capacitor to store the data value.
- which has a comparatively less read and write access time compared to 1T1C
- fewer number of transistors (similar to DRAM) with longer data retention





# <u>ADVANTAGES</u>

- It possess the feature of greater resistivity towards process variations which can be an advantage over SRAMs
- Another advantage over SRAMs is it does not slows down by scaling it down.
- It allows non-destructive read operation which is an advantage over DRAM but still has a working nature similar to DRAM.
- Power consumption is greatly reduced as it uses diode instead of capacitors to store the data



# CIRCUIT DIAGRAM OF SINGLE 3T-1D



# <u>CELL</u>



















- In order to write the cell at the BL write line level it is only required to activate M1 through the WL write line.
- Hence, the S2 node stores either a 0 or a 1 depending on the logic value.
- This voltage results in the accumulation of charge at the gate of devices M2 and M3.
- This way the write operation is done by charging the values at M2, which then can be used for read operation.





#### **WORKING: READ OPERATION**



- In order to read the cell, the read bit line BL read has to be previously pre-charged at VDD level. Then M4 is activated from WL read line.
- If 1 is stored in S2, transistor M3 turns on and discharges the bit line. And an inverter is used to get 1 as output, Indicating that data 1 is read.
- If 0 is stored in S2, transistor M3 does not reach enough conduction level does not discharge the bit line. And an inverter is used to get 1 as output, Indicating that data 0 is stored.







#### SCHEMATIC FOR 2x2 ARRAY









### **CONCLUSION**

- We have tried to implement design a 3T-1D cell, which has a comparatively less read and write access time & POWER CONSUMPTION compared to the traditional 1T-1C DRAM and also reduce the number of transistors per bit when compared to 6T SRAM cell.
- The discussed new model has tried to manage the tradeoff between the access time and the area consumed per bit.



## **REFERENCES**



Asthana, Prateek & Karyakarte, Sangeeta. (2014). Design and Implementation of 4T, 3T and 3T1D DRAM Cell Design on 32 NM Technology. International Journal of VLSI Design & Communication Systems. 5. 47-64. 10.5121/vlsic.2014.5404.

"Analysis of Different Parameters of DRAM cell n type and p type Gated Diode in VLSI Technology", Prof. Y N Thakare and et.al



# Contributions



- Amogh Inamdar- Design and Simulation
- Abhay Naik- Power point Presentation





# THANK YOU